

## **CPU Design Lab Report**

K V P Sai Teja CS21B037 This report contains the information about the CPU design implementation using verilog. I have used a control unit (CU) and an arithmetic and logic unit (ALU) for this implementation.

## The Control Unit and the Arithmetic and Logic Unit

The CU takes the 19-bit input and separates the first 3 bits as the operation code, which tells the ALU what operation to perform, and the next 8 bits as the first operand and the remaining 8 bits as the second operand. Now all the registers are sent to the ALU from where the result is sent back to the ALU.

- Now let's assume that the addition, subtraction, increment and the other operations have been computed, whose working will be explained later in this report. Firstly, I precompute the results of all the operations and store them in addresult, subresult and so on. Using the select lines, I have computed all the possible combinations that could arise using three select lines (except ~s<sub>0</sub> .~s<sub>1</sub> .~s<sub>2</sub>) and stored as different variables, let's say ww1,ww2,... and so on.
- Now I want to convert these unit bits into 8 bit binary strings, like if it's equal to 0, then I convert it into 00000000, and if it's 1 then I convert it into 11111111. This can be achieved by first converting ww1,ww2,... into 8 bit numbers whose first 7 bits are 0s and the last bit is a 1 or a 0. Let's call them www1,www2,....
- Now by taking the 2s complement of this converted ww1, ww2, ww3, we get 00000000 for 0-case and 11111111 for 1-case. Now I just performed bitwise-and operation for these www1,www2 with corresponding addresult, subresult..... Now when I compute the or of all these and operations, I finally get the required result.

## Working of various functions

1) <u>Full Adder</u>: This is the basic module for the CPU design, it takes 2 unitary bits and a carry as input and gives a carry and the sum as the output. Here the sum is a^b^cin and cout=a.b+b.cin+a.cin

- 2) <u>Addition</u>: The 8-bit ripple carry adder is constructed from 8 full adders where the carry is carried throughout the full adders and finally gives the required sum as output. This takes 2 8-bit registers and a carry initial as input and outputs the 8-bit sum.
- 3) <u>Increment</u>: This can be easily computed by passing the given 8-bit register, 8-bit 0 and an initial carry of 1 as inputs to the 8-bit ripple carry adder. The output of the ripple carry adder is the required result.
- 4) <u>Bitwise-not</u>: This can be computed by just taking the complement of each bit using not gates.
- 5) <u>2s-complement</u>: This can be computed by taking the bitwise-not of the input 8-bit register and then incrementing the obtained result.
- 6) <u>Subtraction</u>: This is computed by taking the 2s-complement of the second operand and adding it to the first operand using the 8-bit ripple carry adder already constructed.
- 7) <u>Decrement</u>:-This is computed by adding the 2s-complement of 1 to the given input i.e; the 2s-complement of 1 is 8'b11111111. So we use the 8-bit adder again and give the given input, 8'b11111111 and initial carry 0 as inputs and the sum obtained is the required result.
- 8) <u>Bitwise-and</u>:- This can be easily computed by taking the bitwise-and of the given two 8-bit inputs using and gates.
- 9) <u>Bitwise-or</u>:- This can be easily computed by taking the bitwise-or of the given two 8-bit inputs using or gates.

## Working and Testing

\* A snapshot of the testbench for the entire CPU :-

```
module cu_v2_tb;
         reg [18:0] instruction;
         wire [7:0] result;
         cu v2 uut (result, instruction);
         initial begin
11
12
             $dumpfile ("cu v2 tb.vcd");
13
             $dumpvars (0, cu_v2_tb);
15
             instruction = 19'b0010010001100010100; #20; //Addition
             instruction = 19'b0100010001100010100; #20; //Subtraction
17
             instruction = 19'b0110010001100010100; #20; //Bitwise And
             instruction = 19'b1000010001100010100; #20; //Bitwise Or
             instruction = 19'b1010010001100010100; #20; //Bitwise Not
21
             instruction = 19'b1100010001100010100; #20; //Increment
             instruction = 19'b1110010001100010100; #20; //Decrement
22
23
             $display ("Test Completed");
25
         end
     endmodule
```

GTKWAVE output for the test bench: The results are in hexadecimal format.

